| Field                        | 0        | rs    | rt    | rd      | shamt   | funct |
|------------------------------|----------|-------|-------|---------|---------|-------|
| Bit positions                | 31:26    | 25:21 | 20:16 | 15:11   | 10:6    | 5:0   |
| a. R-type instruction        |          |       |       |         |         |       |
|                              |          |       |       |         |         |       |
| Field                        | 35 or 43 | rs    | rt    | address |         |       |
| Bit positions                | 31:26    | 25:21 | 20:16 | 15:0    |         |       |
| b. Load or store instruction |          |       |       |         |         |       |
|                              |          |       |       |         |         |       |
| Field                        | 4        | rs    | rt    |         | address |       |
| Bit positions                | 31:26    | 25:21 | 20:16 |         | 15:0    |       |

## c. Branch instruction

FIGURE 4.14 The three instruction classes (R-type, load and store, and branch) use two different instruction formats. The jump instructions use another format, which we will discuss shortly. (a) Instruction format for R-format instructions, which all have an opcode of 0. These instructions have three register operands: rs, rt, and rd. Fields rs and rt are sources, and rd is the destination. The ALU function is in the funct field and is decoded by the ALU control design in the previous section. The R-type instructions that we implement are add, sub, AND, OR, and slt. The shamt field is used only for shifts; we will ignore it in this chapter. (b) Instruction format for load (opcode = 35<sub>ten</sub>) and store (opcode = 43<sub>ten</sub>) instructions. The register rs is the base register that is added to the 16-bit address field to form the memory address. For loads, rt is the destination register for the loaded value. For stores, rt is the source register whose value should be stored into memory. (c) Instruction format for branch equal (opcode = 4). The registers rs and rt are the source registers that are compared for equality. The 16-bit address field is sign-extended, shifted, and added to the PC + 4 to compute the branch target address.

Copyright © 2021 Elsevier Inc. All rights reserved